EDMS Id: 1100579

# **ATLAS TDAQ**

# **Level-1 Calorimeter Trigger**

# **VHLD** guidelines

Document Version: 0.6

Document Date: 15 April 2011

Prepared by: Y. Ermoline for ATLAS Level-1Calorimeter Trigger

# **Document Change Record**

| Version | Issue | Date             | Comment                                        |
|---------|-------|------------------|------------------------------------------------|
| 0       | 5     | 16 November 2009 | Final draft for comments                       |
| 0       | 6     | 15 April 2011    | Adder reference to CERN VHDL coding guidelines |

Abstract:

# **TABLE OF CONTENTS**

| INTRODUCTION                 | 3  |
|------------------------------|----|
| GENERAL REQUIREMENTS         | 3  |
| NAMING CONVENTIONS           | 4  |
| HEADER                       | 5  |
| LIBRARY DECLARATION          | 5  |
| ENTITY DECLARATION           | 6  |
| ARCHITECTURE DECLARATION     | 6  |
| CONSTANT DECLARATIONS        | 7  |
| COMPONENT DECLARATIONS       | 7  |
| SIGNAL DECLARATIONS          | 7  |
| COMPONENT INSTANCES PORT MAP | 8  |
| PROCESSES                    | 8  |
| COMBINATORIAL EXPRESSIONS    | 8  |
| PACKAGES                     | 9  |
| AKNOWLEGEMENT                | 10 |
| REFERENCES                   | 10 |

#### INTRODUCTION

There are two levels of advice in this document:

- Rules, which must be obeyed,
- Recommendations, which designers are encouraged to follow for their own benefit.

#### **GENERAL REQUIREMENTS**

Rule: a VHDL file must contain no more than one component (entity and architecture) or one library.

Rule: the code must contain a maximum of one statement per line.

Recommendation: lines of code should be no more than 80 characters long.

```
-- EXAMPLE:

data <= moddata when modden = '1' else (others => 'Z');
```

Rule: code must be properly indented to indicate the hierarchy of entities, architectures, processes, loops, etc. The depth of the indentation must be consistent throughout the code
Recommendation: space characters should be used rather than tabs to indent the code.
Recommendation: inline comments should be indented and aligned to enhance readability.

**Recommendation**: related constructs should be grouped together, and these groups should be separated using blank lines or lines made of dashes where this increases the readability.

```
-- EXAMPLE:
signal vmeadh: std_logic; -- VME base address high signal vmeadl: std_logic; -- VME base address low signal vmeam: std_logic_vector(5 downto 0); -- VME address modifier
```

#### NAMING CONVENTIONS

**Rule**: all design objects (entities, ports, signals, components etc.) must be given meaningful, non-cryptic names, consistent throughout the design.

### Example 1

**Recommendation**: port names should begin with an Uppercase letter. **Recommendation**: signal names should be written in lowercase letter

**Recommendation**: active low ports and signals should have names ending with '\_n'.

```
-- EXAMPLE:
entity vmeif is
 port (
    Data:
             inout std_logic_vector(31 downto 0); -- VME data bus
   Reset_n: in std_logic; Clk: in std_logic
                                                     -- FPGA reset
                                                     -- FPGA clock
  );
end vmeif;
architecture rtl of vmeif is
  -- VME bus signals
 signal vmeadh_n: std_logic;
                                                    -- base address high
  signal vmeadl_n: std_logic;
                                                    -- base address low
  signal vmeam: std_logic_vector(5 DOWNTO 0); -- address modifier
begin
end rtl;
```

# Example 2

**Recommendation**: all invented design objects names - entity, architecture, ports, signals, constants, variables, labels (components, processes, etc.), types, states, etc. – should be written in UPPERCASE letters.

**Recommendation:** only ports of the top entity (connected to the FPGA pins) and ports of the components, directly connected to these pins during instantiation, can be active low signals and should have names ending with '\_L' or '\_N'.

**Recommendation**: all signals in the design should be active high signals. Any active low port should be converted to the signal with the same name without '\_L' or '\_N'.

```
-- EXAMPLE:
______
entity VMEIF is
   DATA:
          inout std_logic_vector(31 downto 0); -- VME data bus
   RESET_N: in std_logic;
                                          -- FPGA reset pin
               std_logic
   CLK:
                                          -- FPGA clock pin
 );
end VMEIF;
architecture RTL of VMEIF is
 -- VME bus signals
 signal RESET: std_logic;
                                           -- internal FPGA reset
begin
 RESET <= not RESET_N;</pre>
                                           -- pin to signal
end RTL;
```

#### **HEADER**

Rule: at the beginning of a VHDL file there must be a header with the following information:

- The name of the VHDL entity (name of design);
- Name of the original author;
- The date of creation and last modification;
- A brief but clear description of the design's function (comments);
- A list of modifications (date of modification, the change made, the author of the change).

**Recommendation**: an email address of the original author may be included in the header.

```
-- EXAMPLE:
-- Design : VMEIF
-- Author : Name FAMILYNAME
-- Created : 01.01.2001 Last Modified: 01.03.2001
-- Comments : VME interface A24:D32; AM:3E,3D,3A,39; no BLT;
-- 01.02.2001 : first modification details; Name FAMILYNAME
-- 01.03.2001 : second modification details; Name FAMILYNAME
```

#### LIBRARY DECLARATION

#### **ENTITY DECLARATION**

Rule: the top-level entity must have the same name as the device or hardware modelled.

**Rule**: where possible, ports must be given the same name as appears in the device specification. **Recommendation**: legal VHDL names should be used in the device specification document.

**Rule**: signal types other than std\_logic or std\_logic\_vector must not be used for component ports. **Recommendation**: do not declare more than one generic and port per line, each declaration should be followed by a comment clarifying the nature and use of the port, unless this is obvious.

```
-- EXAMPLE:
entity VMEIF is
 generic (
   WIDTH:
            integer:=32
                                                  -- generic parameter
 );
 port (
            inout std_logic_vector(31 downto 0); -- VME data bus
   RESET_N: in std_logic;
                                                  -- FPGA reset pin
   CLK:
            in
                  std_logic
                                                  -- FPGA clock pin
 );
end VMEIF;
```

#### ARCHITECTURE DECLARATION

**Recommendation**: each VHDL architecture should begin with a header comment that contains the following:

- a description of the function of the architecture;
- a description of any limitations that the architecture might have;
- a note of any assumptions made during the design process;
- descriptions of any generic parameters.

```
-- EXAMPLE:

architecture RTL of VMEIF is

-- header (functions, limitations, assumptions, generics)

-- constant declarations, component declarations, signal declarations
begin

-- component instances, processes, combinatorial expressions
end RTL;
```

#### **CONSTANT DECLARATIONS**

Rule: constant parameters with meaningful names must be used to avoid burying 'magic numbers' within VHDL architecture.

```
-- EXAMPLE:

constant VERSION: std_logic_vector(1 downto 0):="10"; -- ver.2

constant REVISION: std_logic_vector(1 downto 0):="11"; -- rev.3
```

#### **COMPONENT DECLARATIONS**

**Rule**: the identifier, port clause and generic clause of a component declaration must be identical to the declarations in the corresponding entity declaration (i.e. the same identifiers in the same order).

```
-- EXAMPLE:

component VMEIF
generic (
   WIDTH: integer:=32 -- generic parameter
);
port (
   DATA: inout std_logic_vector(31 downto 0); -- VME data bus
   CLK: in std_logic -- FPGA clock
);
end component;
```

**Recommendation**: after all components have been declared, a configuration statement should explicitly specify from what library and file each component should be instantiated

#### SIGNAL DECLARATIONS

**Recommendation**: do not end signal names with an integer.

**Recommendation**: signals should be grouped together; one signal per line, each declaration should be followed by a comment clarifying the nature and use of the signal, unless this is obvious.

```
-- EXAMPLE:

signal VMEADH: std_logic; -- VME base address high signal VMEADL: std_logic; -- VME base address low signal VMEAM: std_logic_vector(5 downto 0); -- VME address modifier signal RESET: std_logic; -- internal FPGA reset
```

**Recommendation:** where possible, the same name for a signal throughout all levels of a design should be used. In cases where exactly the same name cannot be used, for example when two identical subcomponents have been instantiated, use names derived from the same root.

ATLAS TDAQ VHDL guidelines
Level-1 Calorimeter Trigger Version/Issu 0.6

# COMPONENT INSTANCES PORT MAP

**Rule**: named association (rather than positional association) must be used to define the port maps of component instances.

**Recommendation**: when instantiating a component, the instance name should be descriptive.

#### **PROCESSES**

Rule: all processes must be named.

Recommendation: there should be some description for each "process" block in the architecture

#### **COMBINATORIAL EXPRESSIONS**

Rule: brackets must be used to enhance the readability of algebraic and Boolean equations.

### **PACKAGES**

**Rule**: a package declaration must contain full documentation (in comments) about the declared types, constants, subprograms etc..

**Recommendation**: do not use names such as my\_package — everybody will have a different version of my\_package, which will create problems when sharing code

# **AKNOWLEGEMENT**

This VHDL guidelines is compiled with the help of Ian Brawn, Sam Silverstein and the other members of the Level-1 Calorimeter Trigger collaboration.

# **REFERENCES**

- [1] Ian Brawn, VHDL style guide, version 1.1, 31 May 2006
- [2] Patrick Loschmidt et al., Guidelines for VHDL Coding, rev18, 30 Oct. 2010 <a href="http://www.ohwr.org/documents/24">http://www.ohwr.org/documents/24</a>